LUIS
PIÑUEL MORENO
Profesor titular de universidad
Publications (65) Publications de LUIS PIÑUEL MORENO
2024
-
Efficient Low-Latency Multiplication Architecture for NIST Trinomials With RISC-V Integration
IEEE Transactions on Circuits and Systems II: Express Briefs, Vol. 71, Núm. 8, pp. 3915-3919
-
Improving the Representativeness of Simulation Intervals for the Cache Memory System
IEEE Access, Vol. 12, pp. 5973-5985
2023
-
Automatic Generation of Micro-kernels for Performance Portability of Matrix Multiplication on RISC-V Vector Processors
ACM International Conference Proceeding Series
-
PERCIVAL: Deploying Posits and Quire Arithmetic into the CVA6 RISC-V Core
Proceedings of the 20th ACM International Conference on Computing Frontiers 2023, CF 2023
-
RVfpga: Computer Architecture Course and MOOC Using a RISC-V SoC Targeted to an FPGA and Simulation
ASEE Annual Conference and Exposition, Conference Proceedings
2022
-
Customizing the CVA6 RISC-V Core to Integrate Posit and Quire Instructions
2022 37th Conference on Design of Circuits and Integrated Circuits (DCIS)
-
PERCIVAL: Open-Source Posit RISC-V Core With Quire Capability
IEEE Transactions on Emerging Topics in Computing, Vol. 10, Núm. 3, pp. 1241-1252
2021
-
RVFPGA: Using a RISC-V core targeted to an FPGA in computer architecture education
Proceedings - 2021 31st International Conference on Field-Programmable Logic and Applications, FPL 2021
2020
-
Spatio-Temporal Resolution of Irradiance Samples in Machine Learning Approaches for Irradiance Forecasting
IEEE Access, Vol. 8, pp. 51518-51531
-
Towards a Malleable Tensorflow Implementation
Communications in Computer and Information Science
2018
-
Reuse Detector: Improving the Management of STT-RAM SLLCs
Computer Journal, Vol. 61, Núm. 6, pp. 856-880
-
Short term cloud nowcasting for a solar power plant based on irradiance historical data
Journal of Computer Science and Technology, Vol. 18, Núm. 3
2017
-
CEPRAM: Compression for Endurance in PCM RAM
Journal of Circuits, Systems and Computers, Vol. 26, Núm. 11
2015
-
A power measurement environment for PCIe accelerators: Application to the Intel Xeon Phi
Computer Science - Research and Development, Vol. 30, Núm. 2, pp. 115-124
-
Balancing task- and data-level parallelism to improve performance and energy consumption of matrix computations on the Intel Xeon Phi
Computers and Electrical Engineering, Vol. 46, pp. 95-111
-
Non-negative Matrix Factorization on Low-Power Architectures and Accelerators: A Comparative Study
Computers and Electrical Engineering, Vol. 46, pp. 139-156
2014
-
Data race detection with minimal hardware support
Computer Journal, Vol. 57, Núm. 5, pp. 675-692
-
Write-aware replacement policies for PCM-based systems
Computer Journal, Vol. 58, Núm. 9, pp. 2000-2025
2013
-
Funcionamiento de la herramienta OpenIRS-UCM y sus sinergias con Moodle
Valorar, validar y difundir Campus Virtual
-
Increasing the Endurance of Phase-Change Memories with Cache Replacement Policies
Actas de las XXIV Jornadas de Paralelismo